# University of California, Santa Barbara

Department of Electrical and Computer Engineering

ECE 152A – Digital Design Principles

Homework #2

For problems 1 through 5, include (1) a truth table (for each output), (2) a minimized Boolean expression in either (or both) SOP or POS form and (3) either Karnaugh maps or Boolean algebra demonstrating how the function was minimized.

From Previous Homework:

#### Problem #1:

Design a combinational circuit with three inputs and one output. The output is equal to logic 1 when the binary value of the input is less than 3. The output is logic 0 otherwise.

#### Problem #2:

A majority function is generated in a combinational circuit when the output is equal to 1 if the input variables have more 1's than 0's. The output is 0 otherwise. Design a 3-input majority function.

#### Problem #3:

Design a combinational circuit that detects an error in the representation of a decimal digit in BCD. The output of the circuit must be equal to logic 1 when the inputs contain any one of the six unused bit combinations in the BCD code.

#### Problem #4:

Design a combinational circuit that produces the binary sum of two, 2-bit numbers (A1 A0 and B1 B0). The three outputs of this circuit are Carry out (C0), Sum 1 and Sum 0 (S1 S0).

#### Problem #5:

Design a combinational circuit that multiplies 2, 2-bit numbers (A1 A0 and B1 B0). The four outputs are the four bits of the resulting product (P3 P2 P1 P0).

From Midterm, Summer 2003

Problem #6.

For the Boolean function given below:

F(A,B,C,D) = A'B'C' + A'BC'D' + A'C'D + ACD

- (a) Simplify the function (in sum of products representation) using only Boolean algebra. Show each step in the simplification.
- (b) Determine the minimized product of sums representation for the function using only Boolean algebra. You may begin with either the original function or the simplified function derived in part (a). As above, show each step in the simplification.

Problem #7. For the function below:

$$F(A,B,C) = AB' + B'C + A'BC'$$

- (a) Express the function in sum of minterms (i.e.,  $\Sigma$  (*minterm list in decimal form*)) and product of Maxterms (i.e.,  $\Pi$  (*Maxterm list in decimal form*)) form.
- (b) Express the complement of the function (F') in sum of minterms and product of Maxterms form. Again, the decimal representations of the minterm and Maxterm lists should be used.
- (c) Express the function in standard Sum-of-Products form (i.e., expand minterm abbreviations to product terms)

Problem #8.

Implement the following function in minimal Product-of-Sums form using only NOR gates. Use a Karnaugh map to simplify the function and clearly identify the grouping of sum terms.

 $F(A,B,C,D) = \Sigma m (2,3,5,7,8,9,10,11,13)$ 

Homework #2 Page 2 of 16

## Problem #9.

A standard deck of 52 playing cards is encoded as follows:

| <u>S1</u> | S0 = suit | V3 V2 V1 V0 = value |
|-----------|-----------|---------------------|
| 00        | Clubs     | 0001 Ace            |
| 01        | Diamonds  | 0010 2              |
| 10        | Hearts    | 0011 3              |
| 11        | Spades    | 0100 4              |
|           |           | 0101 5              |
|           |           | 0110 6              |
|           |           | 0111 7              |
|           |           | 1000 8              |
|           |           | 1001 9              |
|           |           | 1010 10             |
|           |           | 1011 Jack           |
|           |           | 1100 Queen          |
|           |           | 1101 King           |

Each card thus has a unique 6 bit encoding, e.g., the Ace of Spades  $(A \bigstar)$  is encoded 11 0001, the 9 of Diamonds  $(9 \bigstar)$  01 1001, etc.

Design a combinational circuit that takes as its input, the encoding of a single playing card and generates a 1 if that card is an Ace, a 10 or a face card (Jack, Queen or King) and a 0 otherwise. Use the variable names S1 S0 and V3 through V0 for the design.

Your final design should be minimized and in sum of products form. State clearly any assumptions made in constructing the truth table.

Problem #10.

Design a combinational circuit that generates an even parity bit for a three bit input word. Recall that the even parity bit is generated in such a way that the total number or ones (the three input bits and the parity bit itself) is even. For example, if the data word is 010, the parity bit would be 1. Conversely, if the data word is 101, the parity bit would be 0.

You are free to use any type of gate in your design.

## Problem #11.

In this problem you are to design a 2 bit, shaft position encoder. The shaft rotates clockwise and four sensors provide inputs Q1 Q2 Q3 and Q4 indicating position (quadrant). As the shaft rotates (beginning in quadrant 1), Q1 will be a logic 1 (and all other inputs will be 0). As the shaft enters quadrant 2, input Q2 goes high and some time later, Q1 goes low (Q1 = Q2 = 1 indicates that the shaft is in quadrant 2). Each time the shaft crosses a quadrant boundary, 2 adjacent inputs will be high (temporarily) as shown below.



Design a combinational network that generates a 2 bit output indicating the current shaft position. The output of the circuit should be a gray code encoding of the shaft position (P1 P0) with quadrant 1 = 00 (P1 = P0 = 0).

Your final design should be minimized and in sum of products form.

From Previous Homework:

Problem #12.

What is the largest binary number that can be obtained with 16 bits? What is its decimal equivalent?

## Problem #13.

Convert the following binary numbers to decimal:

- 1. 101110
- 2. 1110101.11
- 3. 110110100

## Problem #14.

Convert the following numbers to the indicated bases:

- 1. Decimal 225 to binary, octal and hexadecimal
- 2. Binary 11010111 to decimal, octal and hexadecimal
- 3. Octal 623 to decimal, binary and hexadecimal
- 4. Hexadecimal 2AC5 to decimal, octal and binary

Homework #2 Page 4 of 16 From Midterm #1, Summer 2005

<u> Problem #15.</u>

For the Boolean equation below:

$$F = A'B + BCD + AC$$

- 1) Enter the function on a Karnaugh map
- 2) Identify and list the prime implicants
- 3) Identify and list the essential prime implicants
- 4) Determine the minimized Boolean equation from the Karnaugh map
- Simplify the original equation (F = A'B + BCD + AC) using only Boolean algebra and show that it is the same function derived from the Karnaugh map. Show all steps.

#### Problem #16.

For the function indicated on the Karnaugh map below, provide the following:



- 1) The minimized function in sum of products representation
- 2) The minimized function in product of sums representation
- 3) Using only Boolean algebra, convert the minimized sum of products representation to product of sums representation
- 4) Using only Boolean algebra, convert the minimized product of sums Homework #2 Page 5 of 16

representation to sum of products representation

## Problem #17.

For the function expressed below in sum of minterm representation:

 $F(A,B,C,D) = \Sigma_{m} (0,5,7,8,15) + d(2,3,6,10,14)$ 

- 1) Express the function in product of Maxterm representation
- 2) Express the complement of the function (F') in sum of minterm representation
- 3) Using a Karnaugh map, minimize the original function (F) in sum of products representation.

## Problem #18.

Construct a logic network that realizes the three input OR function (A + B + C) using only two input NAND gates (AB)'.

Prove that your design works correctly by annotating the output of each NAND gate with its Boolean equation.

Problem #19.

A data selector is a combinational circuit that selects (i.e., places at the output) one data input from a number of data inputs. In this problem you are to design a data selector with two data inputs (A and B) and two control inputs, select (SEL) and enable (EN). When EN is low, the output should be low regardless of the value of the data inputs or the SEL input. When EN is high and SEL is low, the A data input should appear at the output; Conversely, when EN is high and SEL is high, the B data input should appear at the output.

Implement your design using only NOR gates. Include:

- 1) The Karnaugh map
- 2) The simplified Boolean equation in product of sums format
- 3) A logic diagram of the complete implementation

Homework #2 Page 6 of 16

#### Problem #20.

The logic diagram below illustrates the implementation of the Carry Out function of a full adder.



The data sheets for both the 2 input NAND gate (7400) and the 3 input NAND gate (7410) list the following propagation delays:

 $t_{PLH}$  = 22 ns and  $t_{PHL}$  = 15 ns

Complete the timing diagram below. Indicate all relevant propagation delays on the timing diagram



From Midterm #1, Summer 2004:

## Problem #21.

Using only Boolean algebra and showing all steps:

1) Convert the following expression to product-of-sums representation:

A'BC + AB'

2) Convert the following expression to sum-of-products representation:

(A + B) (A + C) (A' + B')

Problem #22.

1) Prove (using only Boolean algebra) that the following expression is true.

(A + B' + C) (A + B' + C') (A + B' + D') = A + B'

2) What is the dual of the expression above?

3) Prove (using any valid technique) that the dual is also true.

Problem #23.

Find the minimal sum-of-products representation for the function:

$$Z = [(A + B')'C' + A B C]'$$

Problem #24.

Design a combinational network that detects overflow in the 2's complement addition of two, 8-bit numbers and generates an output of 1. The two operands should be represented as A7 - A0 and B7 - B0, with A7 and B7 being the most significant bits. The sum is represented as S8 - S0 with S8 the carry out of the adder and S7 the most significant bit of the sum. Implement your design in standard sum-of-products representation using ANDs, ORs and INVERTERS.

## Problem #25.

For the logic network shown below:



- 1) Construct a Karnaugh map
- 2) Find the minimal sum-of-products representation
- 3) Find the minimal product-of-sums representation

## Problem #26.

This problem requires you to design a combinational network that implements an alarm system. There are 3 inputs to the alarm: door locked, door open and window open. The door and window can only be opened if the door is unlocked. The network should generate an alarm if either the door or the window is open. Implement the function in standard sum-of-products form.

Homework #2 Page 10 of 16 Problem #27.

For the function:

 $\mathsf{F} = \Sigma_m \left( 0, 1, 2, 6, 7, 11, 12, 13, 14, 15 \right)$ 

1) Identify all of the prime implicants by constructing a Karnaugh map, grouping them on the map and listing them in product term form. Use the variable names A, B, C and D where A'B'C'D' = minterm 0.

2) Identify the essential prime implicants.

3) What is the minimal sum-of-products representation?

4) Is the minimal sum-of-products representation unique (why or why not)?

Problem #28.

For the function:

F = (A + B) (B' + C' + D) (A' + B + C + D') (C' + D)

1) Express the function in Product of Maxterm representation.

2) Express the function in Sum of Minterm representation

3) Express the complement of the function in Product of Maxterm representation

4) Express the complement of the function in Sum of Minterm representation

You are free to use any technique (i.e., Boolean algebra, K-map, truth table) to solve this problem.

From Midterm #1, Summer 2006:

#### Problem #29.

(1) Using only Boolean algebra, Convert the following expression to standard sum of products form.

F = (A + B'C + B'D')(B + C' + D)(A' + B + C')

(2) Using only Boolean algebra, convert the above expression to standard product of sums form.

(3) Verify both results by constructing a Karnaugh map and identifying the sum and product terms from the expressions in parts (1) and (2) above.

#### Problem #30.

For the function illustrated on the Karnaugh map below:



(1) Determine the minimal (1) sum of products and (2) product of sums representations

(2) In terms of prime implicants and essential prime implicants, are the representations unique and why or why not?

Homework #2 Page 12 of 16

## Problem #31.

For the Karnaugh map shown below:



(1) Express the function as both the canonical Sum-of-minterms and canonical Product-of-Maxterms (both in list form).

(2) Find minimal sum of products and product of sums representations for the function.

(3) What are minterm and maxterm lists for the function <u>as implemented</u> in part (2) above (where are the ones and where are the zeros) as opposed to the lists in part (1)?

7/1/2009

## Problem #32.

The figure bellows illustrates the construction of a full adder from two half adders.



The propagation delays for the 7400 series AND, OR and XOR are given below:

|      |     | t <sub>PLH</sub> | t <sub>PHL</sub> |
|------|-----|------------------|------------------|
| 7486 | XOR | 30ns             | 22ns             |
| 7408 | AND | 27ns             | 19ns             |
| 7432 | OR  | 15ns             | 22ns             |

(1) What are the propagation delays (high and low) from carry in to sum and carry out and what must the value of x and y be in order to "activate" these paths?

(2) What are the propagation delays (high and low) from x to sum and carry out and what must the value of carry in and y be in order to "activate" these paths?

(3) What is the critical path (primary input to primary output) and what is the maximum propagation delay?

(4) Construct a timing diagram illustrating the delays along the critical path (showing all relevant internal nodes) and including both the sum and carry outputs.

#### Problem #33.

In this problem you are to design a sensor and motor speed control circuit for a minivan's wheelchair lift system. The control system has 4 inputs and two outputs. The four inputs are (1) button internal (I), (2) button remote (R), (3) proximity detect (P) and (4) contact detect (C). The two outputs are for motor speed (M1 M0) 00 = stop, 01 = slow, 11 = fast and 10 is not used. The direction of the motor is handled by a different circuit.

The proximity detector produces a logic 1 if an object is detected with 10 feet of the vehicle (and a 0 otherwise). The contact detector produces a 1 if actual contact is made with the vehicle or any portion of the lift. The button can be pressed from either inside the vehicle (internally) or remotely. If the button is pressed from inside the vehicle the proximity detector is a valid input; if remotely pressed, the proximity detector is ignored (though it still functions).

When the button is pressed internally the lift motor should operate at high speed. Should proximity be detected, the motor should slow and on contact the motor should stop. When operated remotely, the motor should never run at full speed and should stop on contact.

Construct a minimal product of sums implementation of this design using only NOR gates. State all of your assumptions clearly.

Homework #2 Page 15 of 16

## Problem #34.

In this problem you are to design a portion of a display driver. The circuit takes as its input a four bit digit (D3:D0) plus a two bit input (I1:I0) indicating whether that digit is a BCD digit (I1I0 = 00), a hex digit (01), a one's complement number (10) or a two's complement number (11). The display you are driving has the usual segment inputs plus a single input which overrides the other inputs and causes an X should be displayed.

Design the circuit that drives the "display X" signal of the display. The circuit should output a logic 1 whenever an invalid input is detected and the number -0 should be considered invalid for this problem.

Use any technique you like and include your hardware implementation.

## Note on Homework #2.

The problems above have been taken from previous midterms and homework. Additional midterm problems have been used as examples in class. See presentation slides for more design examples (one's complement, BCD, hall light controller, adders, etc).